# SN74AVC1T45 Single-Bit Dual-Supply Bus Transceiver With Configurable Voltage **Translation and 3-State Outputs** #### 1 Features - Available in the Texas Instruments NanoFree™ - Fully configurable dual-rail design allows each port to operate over the full 1.2V to 3.6V power-supply - V<sub>CC</sub> isolation feature if either V<sub>CC</sub> input is at GND, then both ports are in the high-impedance - DIR input circuit referenced to V<sub>CCA</sub> - ±12mA output drive at 3.3V - I/Os are 4.6V tolerant - I<sub>off</sub> supports partial-power-down mode operation - Typical maximum data rates - 500Mbps (1.8V to 3.3V translation) - 320Mbps (<1.8V to 3.3V translation)</li> - 320Mbps (translate to 2.5V or 1.8V) - 280Mbps (translate to 1.5V) - 240Mbps (translate to 1.2V) - Latch-up performance exceeds 100mA per JESD 78, Class II - ESD protection exceeds JESD 22 - ±2000V Human Body Model (A114-A) - 200V Machine Model (A115-A) - ±1000V Charged-Device Model (C101) ## 2 Applications - Personal electronic - Industrial - **Enterprise** - Telecom ## 3 Description This single-bit noninverting bus transceiver uses two separate configurable power-supply rails. The SN74AVC1T45 is operational with V<sub>CCA</sub>/V<sub>CCB</sub> as low as 1.2V. The A port is designed to track V<sub>CCA</sub>. V<sub>CCA</sub> accepts any supply voltage from 1.2V to 3.6V. The B port is designed to track V<sub>CCB</sub>. V<sub>CCB</sub> accepts any supply voltage from 1.2V to 3.6V. This allows for universal low-voltage, bidirectional translation between any of the 1.2V, 1.5V, 1.8V, 2.5V, and 3.3V voltage nodes. The SN74AVC1T45 is designed for asynchronous communication between two data buses. The logic levels of the direction-control (DIR) input activate either the B-port outputs or the A-port outputs. The device transmits data from the A bus to the B bus when the B-port outputs are activated and from the B bus to the A bus when the A-port outputs are activated. The input circuitry on both A and B ports always is active and must have a logic HIGH or LOW level applied to prevent excess I<sub>CC</sub> and I<sub>CCZ</sub>. The SN74AVC1T45 is designed so that the DIR input is powered by V<sub>CCA</sub>. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The $V_{\text{CC}}$ isolation feature is designed so that if either V<sub>CC</sub> input is at GND, then both ports are in the highimpedance state. NanoFree package technology breakthrough in IC packaging concepts, using the die as the package. #### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | |-------------|------------------------|-----------------------------| | | DCK (SOT, 6) | 2mm × 2.1mm | | SN74AVC1T45 | DBV (SOT-23, 6) | 2.9mm × 2.8mm | | 3N/4AVC1145 | DRL (SOT-5X3, 6) | 1.6mm × 1.6mm | | | YZP (DSBGA, 6) | 1.75mm × 1.25mm | - (1) For more information, see Section 11. - The package size (length × width) is a nominal value and includes pins, where applicable. **Logic Diagram (Positive Logic)** ## **Table of Contents** | 1 Features1 | 7.1 Overview1 | |------------------------------------------------------------------|------------------------------------------------------| | 2 Applications1 | 7.2 Functional Block Diagram1 | | 3 Description1 | 7.3 Feature Description1 | | 4 Pin Configuration and Functions4 | 7.4 Device Functional Modes1 | | 5 Specifications 6 | 8 Application and Implementation1 | | 5.1 Absolute Maximum Ratings6 | 8.1 Application Information1 | | 5.2 ESD Ratings6 | 8.2 Typical Applications1 | | 5.3 Recommended Operating Conditions7 | 8.3 Power Supply Recommendations2 | | 5.4 Thermal Information8 | 8.4 Layout2 | | 5.5 Electrical Characteristics9 | 9 Device and Documentation Support2 | | 5.6 Switching Characteristics, V <sub>CCA</sub> = 1.2V10 | 9.1 Receiving Notification of Documentation Updates2 | | 5.7 Switching Characteristics, V <sub>CCA</sub> = 1.5 ± 0.1V 10 | 9.2 Support Resources2 | | 5.8 Switching Characteristics, V <sub>CCA</sub> = 1.8 ± 0.15V 11 | 9.3 Trademarks2 | | 5.9 Switching Characteristics, V <sub>CCA</sub> = 2.5 ± 0.2V 11 | 9.4 Electrostatic Discharge Caution2 | | 5.10 Switching Characteristics, V <sub>CCA</sub> = 3.3 ± 0.3V 12 | 9.5 Glossary2 | | 5.11 Operating Characteristics12 | 10 Revision History2 | | 5.12 Typical Characteristics13 | 11 Mechanical, Packaging, and Orderable | | 6 Parameter Measurement Information15 | Information2 | | 7 Detailed Description16 | | | | | # **4 Pin Configuration and Functions** Figure 4-1. DBV Package, 6-Pin SOT-23 (Top View) Figure 4-2. DCK Package, 6-Pin SOT-SC70 (Top View) Figure 4-3. DRL Package, 6-Pin SOT-5X3 (Top View) See mechanical drawings in Section 11 for dimensions. **Table 4-1. Pin Functions** | | PIN TYPE <sup>(1</sup> | | DESCRIPTION | | | | | | | |------------------|------------------------|--------|--------------------------------------------------------|--|--|--|--|--|--| | NAME | NO. | TIPE(" | DESCRIPTION | | | | | | | | V <sub>CCA</sub> | 1 | Р | A-port supply voltage. 1.2V ≤ V <sub>CCA</sub> ≤ 3.6V | | | | | | | | GND | 2 | G | Ground | | | | | | | | Α | 3 | I/O | Input/output A. Referenced to V <sub>CCA</sub> . | | | | | | | | В | 4 | I/O | Input/output B. Referenced to V <sub>CCB</sub> . | | | | | | | | DIR | 5 | I | Direction control signal | | | | | | | | V <sub>CCB</sub> | 6 | Р | B-port supply voltage. 1.2V ≤ V <sub>CCB</sub> ≤ 3.6V. | | | | | | | (1) I =input, O = output, P = power, G = ground Figure 4-4. YZP Package, 6-Pin DSBGA (Bottom View) Table 4-2. Pin Functions | | PIN | TYPE <sup>(1)</sup> | DESCRIPTION | |-----|------------------|---------------------|--------------------------------------------------------| | NO. | NAME | I I FE(') | DESCRIPTION | | A1 | V <sub>CCA</sub> | Р | A-port supply voltage. 1.2V ≤ V <sub>CCA</sub> ≤ 3.6V | | A2 | V <sub>CCB</sub> | Р | B-port supply voltage. 1.2V ≤ V <sub>CCB</sub> ≤ 3.6V. | | B1 | GND | G | Ground | | B2 | DIR | I | Direction control signal | | C1 | A | I/O | Input/output A. Referenced to V <sub>CCA</sub> . | | C2 | В | I/O | Input/output B. Referenced to V <sub>CCB</sub> . | (1) I =input, O = output, P = power, G = ground ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |------------------|-------------------------------------------------------------------------|--------------------|------|--------------------------------------------------|------| | V <sub>CCA</sub> | Supply voltage A | | -0.5 | 4.6 | V | | V <sub>CCB</sub> | Supply voltage B | | -0.5 | 4.6 | V | | | | I/O Ports (A Port) | -0.5 | 4.6 | | | VI | Input Voltage (2) | I/O Ports (B Port) | -0.5 | 4.6 | V | | | | Control Inputs | -0.5 | 4.6 | | | V | Voltage applied to any output in the high-impedance or power-off state | A Port | -0.5 | 4.6 | V | | Vo | (2) | B Port | -0.5 | 4.6 | V | | V | Voltage applied to any output in the high or low state (2) (3) | A Port | -0.5 | V <sub>CCA</sub> + 0.5<br>V <sub>CCB</sub> + 0.5 | V | | Vo | Voltage applied to any output in the high or low state (4) (4) | B Port | -0.5 | V <sub>CCB</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | | -50 | 50 | mA | | | Continuous current through V <sub>CCA</sub> , V <sub>CCB</sub> , or GND | | -100 | 100 | mA | | Tj | Junction Temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Section 5.1 may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Section 5.3 Exposure beyond the limits listed in Section 5.3 may affect device reliability. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | | | | Machine model, per A115-A | 200 | V | 1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated <sup>(2)</sup> The input voltage and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> The output positive-voltage rating may be exceeded up to 6.5 V maximum if the output current rating is observed. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) (1) (2) (3) | | | | V <sub>CCI</sub> | V <sub>cco</sub> | MIN | MAX | UNIT | |------------------|--------------------------|-------------------------------------------------|------------------|------------------|-------------------------|-------------------------|------| | V <sub>CCA</sub> | Supply voltage A | | | | 1.2 | 3.6 | ., | | $V_{CCB}$ | Supply voltage B | | | | 1.2 | 3.6 | V | | | | | 1.2V to 1.95V | | V <sub>CCI</sub> x 0.65 | | V | | $V_{IH}$ | High-level input voltage | Data inputs | 1.95V to 2.7V | | 1.6 | | V | | | Voltage | | 2.7V to 3.6V | | 2 | | V | | | | | 1.2V to 1.95V | | | V <sub>CCI</sub> x 0.35 | V | | $V_{IL}$ | Low-level input voltage | Data inputs | 1.95V to 2.7V | | | 0.7 | V | | | Voltage | | 2.7V to 3.6V | | | 0.8 | V | | | | | 1.2V to 1.95V | | V <sub>CCA</sub> x 0.65 | | | | $V_{IH}$ | High-level input voltage | Control inputs (refrenced to V <sub>CCA</sub> ) | 1.95V to 2.7V | | 1.6 | | V | | | Voltage | (refreshed to veca) | 2.7V to 3.6V | | 2 | | | | | | | 1.2V to 1.95V | | | V <sub>CCA</sub> x 0.35 | | | $V_{IL}$ | Low-level input voltage | Control inputs (refrenced to V <sub>CCA</sub> ) | 1.95V to 2.7V | | | 0.7 | V | | | Voltage | (remembed to vCCA) | 2.7V to 3.6V | | | 0.8 | | | VI | Input voltage (3) | | | | 0 | 3.6 | V | | V | Outrout walterna | Active state | | | 0 | V <sub>cco</sub> | V | | Vo | Output voltage | 3-state | | | 0 | 3.6 | V | | | | | | 1.2V | | -3 | | | | | | | 1.4V to 1.6V | | -6 | | | I <sub>OH</sub> | High-level output cu | urrent | | 1.65V to 1.95V | | -8 | mA | | | | | | 2.3V to 2.7V | | <b>-9</b> | | | | | | | 3V to 3.6V | | -12 | | | | | | | 1.2V | | 3 | | | | | | | 1.4V to 1.6V | | 6 | | | $I_{OL}$ | Low-level output cu | rrent | | 1.65V to 1.95V | | 8 | mA | | | | | | 2.3V to 2.7V | | 9 | | | | · | | | 3V to 3.6V | | 12 | | | Δt/Δν | Input transition rise | and fall time | | | | 5 | ns/V | | T <sub>A</sub> | Operating free-air to | emperature | | | -40 | 85 | °C | $V_{CCI}$ is the $V_{CC}$ associated with the input port. $V_{CCO}$ is the $V_{CC}$ associated with the output port. All control inputs and data I/Os of this device have weak pulldowns to ensure the line is not floating when undefined external to the device. The input leakage from these weak pulldowns is defined by the I<sub>I</sub> specification indicated under Section 5.5. ## **5.4 Thermal Information** | | | | SN74A | /C1T45 | | | |-------------------------|----------------------------------------------|-----------------|-------------------|------------------|----------------|------| | THERMAL METRIC(1) | | DBV<br>(SOT-23) | DCK<br>(SOT-SC70) | DRL<br>(SOT-5X3) | YZP<br>(DSBGA) | UNIT | | | | 6 PINS | 6 PINS | 6 PINS | 6 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 183.4 | 211.4 | 236.2 | 130 | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 102.5 | 145.2 | 135.2 | 54 | ] | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 63.7 | 65.7 | 111.7 | 51 | °C/W | | $Y_{JT}$ | Junction-to-top characterization parameter | 39.5 | 47.0 | 16.5 | 1 | C/VV | | $Y_{JB}$ | Junction-to-board characterization parameter | 63.4 | 65.4 | 111 | 50 | | | $R_{\theta JC(bottom)}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | N/A | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: SN74AVC1T45 ## **5.5 Electrical Characteristics** over operating free-air temperature range (unless otherwise noted)(1) (2) | | | lee-aii temperature rai | | | | Ор | erating fre | e-air t | empera | ture (T | A) | | |--------------------|------------------|-----------------------------------------------------|----------------------------------|------------------|------------------|-------|-------------|---------|------------------------|---------|------|----| | PARA | METER | TEST CONDITIO | NS | V <sub>CCA</sub> | V <sub>CCB</sub> | | 25°C | | -40° | 5°C | UNIT | | | | | | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | | | I <sub>OH</sub> = -100 μA | | 1.2 V to 3.6 V | 1.2 V to 3.6 V | | | | V <sub>CCO</sub> – 0.2 | | | | | | | I <sub>OH</sub> = -3 mA | | 1.2 V | 1.2 V | | 0.95 | | | | | | | V <sub>OH</sub> | | I <sub>OH</sub> = -6 mA | V <sub>I</sub> = V <sub>IH</sub> | 1.4 V | 1.4 V | | | | 1.05 | | | V | | 011 | | I <sub>OH</sub> = -8 mA | ] | 1.65 V | 1.65 V | | | | 1.2 | | | | | | | I <sub>OH</sub> = -9 mA | | 2.3 V | 2.3 V | | | | 1.75 | | | | | | | I <sub>OH</sub> = -12 mA | | 3 V | 3 V | | | | 2.3 | - | | | | | | I <sub>OL</sub> = 100 μA | | 1.2 V to 3.6 V | 1.2 V to 3.6 V | | | | | | 0.2 | | | | | I <sub>OL</sub> = 3 mA | | 1.2 V | 1.2 V | | 0.15 | | | | | | | ., | | I <sub>OL</sub> = 6 mA | ,, ,, | 1.4 V | 1.4 V | | | | | | 0.35 | V | | V <sub>OL</sub> | | I <sub>OL</sub> = 8 mA | $V_{I} = V_{IL}$ | 1.65 V | 1.65 V | | | | | | 045 | V | | | | I <sub>OL</sub> = 9 mA | | 2.3 V | 2.3 V | | | | | | 0.55 | | | | | I <sub>OL</sub> = 12 mA | | 3 V | 3 V | | | | | | 0.7 | | | I <sub>I</sub> | DIR | VI = V <sub>CCA</sub> or GND | | 1.2 V to 3.6 V | 1.2 V to 3.6 V | -0.25 | ±0.025 | 0.25 | -1 | | 1 | μA | | | A port | V V - 0 V - 0 0 V | | 0 V | 0 V to 3.6 V | -1 | ±0.1 | 1 | -5 | | 5 | | | I <sub>off</sub> | B port | $V_1 \text{ or } V_0 = 0 \text{ V} - 3.6 \text{ V}$ | | 0 V to 3.6 V | 0 V | -1 | ±0.1 | 1 | -5 | | 5 | μA | | | B port | $V_1 = \text{ or } V_O = 0 \text{ to } 3.6V$ | | 0 V | 3.6 V | -2.5 | ±0.5 | 2.5 | -5 | | 5 | | | l <sub>OZ</sub> | A port | $V_{I} = \text{ or } V_{O} = 0 \text{ to } 3.6V$ | | 3.6 V | 0 V | -2.5 | ±0.5 | 2.5 | -5 | | 5 | μA | | | | | | 1.2 V to 3.6 V | 1.2 V to 3.6 V | | | | | | 10 | | | I <sub>CCA</sub> | | V <sub>I</sub> = V <sub>CCI</sub> or GND | I <sub>O</sub> = 0 | 0 V | 3.6 V | | | | | | -2 | μA | | | | | | 3.6 V | 0 V | | | | | | 10 | | | | | | | 1.2 V to 3.6 V | 1.2 V to 3.6 V | | | | | - | 10 | | | I <sub>CCB</sub> | | V <sub>I</sub> = V <sub>CCI</sub> or GND | I <sub>O</sub> = 0 | 0 V | 3.6 V | | | | | | 10 | μA | | | | | | 3.6 V | 0 V | | | | | | -2 | | | I <sub>CCA</sub> + | | V <sub>I</sub> = V <sub>CCI</sub> or GND | I <sub>O</sub> = 0 | 1.2 V to 3.6 V | 1.2 V to 3.6 V | | | | | | 20 | μA | | C <sub>i</sub> | Control<br>Input | V <sub>I</sub> = 3.3 V or GND | | 3.3 V | 3.3 V | | 2.5 | | | | | pF | | C <sub>io</sub> | A or B<br>port | V <sub>O</sub> = 3.3 V or GND | | 3.3 V | 3.3 V | | 6 | | | | | pF | $<sup>\</sup>begin{array}{ll} \hbox{(1)} & V_{CCI} \text{ is the } V_{CC} \text{ associated with the input port.} \\ \hbox{(2)} & V_{CCO} \text{ is the } V_{CC} \text{ associated with the output port.} \\ \end{array}$ ## 5.6 Switching Characteristics, $V_{CCA} = 1.2V$ over recommended operating free-air temperature range, V<sub>CCA</sub> = 1.2V (see Figure 6-1) | | | | | B-Port Su | pply Voltage | (VCCB) | | | | |---------------------------------|------|----|------|-----------|--------------|--------|------|------|--| | PARAMETER | FROM | то | 1.2V | 1.5V | 1.8V | 2.5V | 3.3V | UNIT | | | | | | TYP | TYP | TYP | TYP | TYP | | | | t <sub>PLH</sub> | A | В | 3.3 | 2.7 | 2.4 | 2.3 | 2.4 | | | | t <sub>PHL</sub> | | B | 3.3 | 2.7 | 2.4 | 2.3 | 2.4 | ns | | | t <sub>PLH</sub> | В | Α | 3.3 | 3.1 | 2.9 | 2.8 | 2.7 | 115 | | | t <sub>PHL</sub> | | | 3.3 | 3.1 | 2.9 | 2.8 | 2.7 | | | | t <sub>PHZ</sub> | DIR | Α | 5.1 | 52 | 5.3 | 5.2 | 3.7 | | | | t <sub>PLZ</sub> | DIK | | 5.1 | 5.2 | 5.3 | 5.2 | 3.7 | no | | | t <sub>PHZ</sub> | DIR | В | 5.3 | 4.3 | 4 | 3.3 | 3.7 | ns | | | t <sub>PLZ</sub> | DIK | B | 5.3 | 4.3 | 4 | 3.3 | 3.7 | | | | t <sub>PZH</sub> <sup>(1)</sup> | DIR | Α | 8.6 | 7.3 | 6.8 | 6.1 | 6.4 | | | | t <sub>PZL</sub> <sup>(1)</sup> | DIK | A | 8.6 | 7.3 | 6.8 | 6.1 | 6.4 | | | | t <sub>PZH</sub> <sup>(1)</sup> | DIB | В | 8.3 | 7.8 | 7.7 | 7.5 | 5.8 | ns | | | t <sub>PZL</sub> <sup>(1)</sup> | DIR | D | 8.3 | 7.8 | 7.7 | 7.5 | 5.8 | | | <sup>(1)</sup> The enable time is a calculated value, derived using the formula shown in the Section 8.1.1 section. # 5.7 Switching Characteristics, $V_{CCA} = 1.5 \pm 0.1V$ over recommended operating free-air temperature range, $V_{CCA} = 1.5 \pm 0.1 \text{V}$ (see Figure 6-1) | | | | | | | B- | Poi | t Supp | ly Volt | tage (V | (ссв) | | | | | | | | |---------------------------------|-------|-------|---------|-----|------------|--------|-----|-------------|---------|---------|------------|-----|------|------------|-----|------|------|----| | PARAMET<br>ER | FROM | то | 1.2V | | 1.5 ± 0.1V | | | 1.8 ± 0.15V | | | 2.5 ± 0.2V | | | 3.3 ± 0.3V | | | UNIT | | | | | | MIN TYP | MAX | MIN | TYP MA | ٩X | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | | t <sub>PLH</sub> | Α | В | 2.9 | | 0.7 | 5 | 5.6 | 0.6 | | 5.2 | 0.5 | | 4.2 | 0.5 | | 3.8 | | | | t <sub>PHL</sub> | | В | 2.9 | | 0.7 | 5 | 5.6 | 0.6 | | 5.2 | 0.5 | | 4.2 | 0.5 | | 3.8 | ns | | | t <sub>PLH</sub> | В | Α | 2.6 | | 0.6 | 5 | 5.5 | 0.4 | | 5.3 | 0.3 | | 4.9 | 0.3 | | 4.8 | 115 | | | t <sub>PHL</sub> | | ^ | 2.6 | | 0.6 | 5 | 5.5 | 0.4 | | 5.3 | 0.3 | | 4.9 | 0.3 | | 4.8 | | | | t <sub>PHZ</sub> | DIR | Α | 3.8 | | 1.6 | 6 | 3.7 | 1.5 | | 6.8 | 0.3 | | 6.9 | 0.9 | | 6.9 | | | | t <sub>PLZ</sub> | DIK | A | 3.8 | | 1.6 | 6 | 3.7 | 1.5 | | 6.8 | 0.3 | | 6.9 | 0.9 | | 6.9 | ns | | | t <sub>PHZ</sub> | DIR | В | 5.1 | | 1.8 | 8 | 3.1 | 1.6 | | 7.1 | 1.1 | | 4.7 | 1.4 | | 4.5 | 115 | | | t <sub>PLZ</sub> | DIK | В | 5.1 | | 1.8 | 8 | 3.1 | 1.6 | | 7.1 | 1.1 | | 4.7 | 1.4 | | 4.5 | | | | t <sub>PZH</sub> (1) | DIB | ^ | 7.7 | | | 13 | 3.6 | | | 12.4 | | | 9.6 | | | 9.3 | | | | t <sub>PZL</sub> <sup>(1)</sup> | DIR A | DIR A | R A | 7.7 | | | 13 | 3.6 | | | 12.4 | | | 9.6 | | | 9.3 | no | | t <sub>PZH</sub> <sup>(1)</sup> | DIR | В | 6.7 | | | 12 | 2.3 | | | 12 | | | 11.1 | | | 10.7 | ns | | | t <sub>PZL</sub> <sup>(1)</sup> | אוטוג | В | 6.7 | | | 12 | 2.3 | | | 12 | | | 11.1 | | | 10.7 | | | (1) The enable time is a calculated value, derived using the formula shown in the Section 8.1.1 section Product Folder Links: SN74AVC1T45 ## 5.8 Switching Characteristics, $V_{CCA} = 1.8 \pm 0.15V$ over recommended operating free-air temperature range, $V_{CCA} = 1.8V \pm 0.15V$ (see Figure 6-1) | | | | | | | | | B-Po | rt Supp | ly Vol | tage (V | CCB) | | | | | | | | | | | | |----------------------|-------|-----|-----|------|-------|------------|-----|------|-------------|--------|---------|------------|------|-----|------------|------|-----|------|---|--|--|-----|----| | PARAMET<br>ER | FROM | то | | 1.2V | | 1.5 ± 0.1V | | | 1.8 ± 0.15V | | | 2.5 ± 0.2V | | | 3.3 ± 0.3V | | | UNIT | | | | | | | , | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | | | | | | t <sub>PLH</sub> | Α | В | | 2.7 | | 0.6 | | 5.3 | 0.5 | | 5 | 0.4 | | 3.9 | 0.4 | | 3.4 | | | | | | | | t <sub>PHL</sub> | ^ | В | | 2.7 | | 0.6 | | 5.3 | 0.5 | | 5 | 0.4 | | 3.9 | 0.4 | | 3.4 | ns | | | | | | | t <sub>PLH</sub> | В | Α | | 2.3 | | 0.5 | | 5.2 | 0.4 | | 5 | 0.3 | | 4.6 | 0.2 | | 4.4 | 115 | | | | | | | t <sub>PHL</sub> | | ^ | | 2.3 | | 0.5 | | 5.2 | 0.4 | | 5 | 0.3 | | 4.6 | 0.2 | | 4.4 | | | | | | | | t <sub>PHZ</sub> | DIR | Α | | 3.8 | | 1.6 | | 5.9 | 1.6 | | 5.9 | 1.6 | | 5.9 | 0.5 | | 6 | | | | | | | | t <sub>PLZ</sub> | DIIX | ^ | | 3.8 | | 1.6 | | 5.9 | 1.6 | | 5.9 | 1.6 | | 5.9 | 0.5 | | 6 | ns | | | | | | | t <sub>PHZ</sub> | DIR | В | | 5 | | 1.8 | | 7.7 | 1.4 | | 6.8 | 1 | | 4.4 | 1.4 | | 5.3 | 115 | | | | | | | t <sub>PLZ</sub> | DIIX | В | | 5 | | 1.8 | | 7.7 | 1.4 | | 6.8 | 1 | | 4.4 | 1.4 | | 5.3 | | | | | | | | t <sub>PZH</sub> (1) | DIB | ۸ | | 7.3 | | | | 12.9 | | | 11.8 | | | 9 | | | 8.7 | | | | | | | | t <sub>PZL</sub> (1) | DIR . | DIR | DIR | DIR | DIR . | DIR A | A | | 7.3 | | | | 12.9 | | | 11.8 | | | 9 | | | 8.7 | ns | | t <sub>PZH</sub> (1) | DIR | В | | 6.5 | | | | 11.2 | | | 10.9 | | | 9.8 | | | 9.4 | 115 | | | | | | | t <sub>PZL</sub> (1) | אוטוג | Б | | 6.5 | | | | 11.2 | | | 10.9 | | | 9.8 | | | 9.4 | | | | | | | <sup>(1)</sup> The enable time is a calculated value, derived using the formula shown in the Section 8.1.1 section. # 5.9 Switching Characteristics, $V_{CCA} = 2.5 \pm 0.2V$ over recommended operating free-air temperature range, $V_{CCA} = 2.5 \pm 0.2 \text{V}$ (see Figure 6-1) | | | | | | | B-P | ort Sup | ply Voltage ( | V <sub>CCB</sub> ) | | | | | |---------------------------------|-------|-------|---------|-----|-----|----------|---------|---------------|--------------------|----------|-----|----------|------| | PARAMET<br>ER | FROM | то | 1.2V | | 1.5 | 5 ± 0.1V | 1.8 | ± 0.15V | 2. | 5 ± 0.2V | 3.3 | 3 ± 0.3V | UNIT | | | | | MIN TYP | MAX | MIN | TYP MAX | MIN | TYP MAX | MIN | TYP MAX | MIN | TYP MAX | | | t <sub>PLH</sub> | Α | В | 2.6 | | 0.5 | 4.9 | 0.4 | 4.6 | 0.3 | 3.4 | 0.3 | 3 | | | t <sub>PHL</sub> | | В | 2.6 | | 0.5 | 4.9 | 0.4 | 4.6 | 0.3 | 3.4 | 0.3 | 3 | ns | | t <sub>PLH</sub> | В | Α | 2.2 | | 0.4 | 4.2 | 0.3 | 3.8 | 0.2 | 3.4 | 0.2 | 3.3 | | | t <sub>PHL</sub> | | A | 2.2 | | 0.4 | 4.2 | 0.3 | 3.8 | 0.2 | 3.4 | 0.2 | 3.3 | | | t <sub>PHZ</sub> | DIR | Α | 2.8 | | 0.3 | 3.8 | 0.8 | 3.8 | 0.4 | 3.8 | 0.5 | 3.8 | | | t <sub>PLZ</sub> | DIK | A | 2.8 | | 0.3 | 3.8 | 0.8 | 3.8 | 0.4 | 3.8 | 0.5 | 3.8 | ns | | t <sub>PHZ</sub> | DIR | В | 4.9 | | 2 | 7.0 | 1.5 | 6.5 | 0.6 | 4.1 | 1 | 4 | | | t <sub>PLZ</sub> | DIIX | В | 4.9 | | 2 | 7.0 | 1.5 | 6.5 | 0.6 | 4.1 | 1 | 4 | | | t <sub>PZH</sub> (1) | DIR | Α | 7.1 | | | 11.8 | 3 | 10.3 | | 7.5 | | 7.3 | | | t <sub>PZL</sub> (1) | וטווג | JIR A | 7.1 | | | 11.8 | 3 | 10.3 | | 7.5 | | 7.3 | | | t <sub>PZH</sub> (1) | DIR | В | 5.4 | | | 8.0 | 6 | 8.1 | | 7 | | 6.6 | ns | | t <sub>PZL</sub> <sup>(1)</sup> | אוטוג | В | 5.4 | | | 8.6 | 3 | 8.1 | | 7 | | 6.6 | | <sup>(1)</sup> The enable time is a calculated value, derived using the formula shown in the Section 8.1.1 section ## 5.10 Switching Characteristics, $V_{CCA} = 3.3 \pm 0.3V$ over recommended operating free-air temperature range, $V_{CCA} = 3.3 \pm 0.3 V$ (see Figure 6-1) | | | | | | | | | | rt Supp | ly Vol | tage (V | ссв) | | | | | | | |---------------------------------|-------|------|-----|-----|-----|-----|-------|------|---------|--------|---------|------|-----------|-----|-----|-------|-----|------| | PARAMET<br>ER | FROM | то | 1 | .2V | | 1.5 | ± 0.1 | V | 1.8 | ± 0.1 | 5V | 2.5 | 2.5 ± 0.2 | | 3.3 | ± 0.3 | ٧ | UNIT | | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | t <sub>PLH</sub> | Α | В | | 2.6 | | 0.4 | | 4.7 | 0.3 | | 4.4 | 0.2 | | 3.3 | 0.2 | | 2.8 | | | t <sub>PHL</sub> | | | | 2.6 | | 0.4 | | 4.7 | 0.3 | | 4.4 | 0.2 | | 3.3 | 0.2 | | 2.8 | ns | | t <sub>PLH</sub> | В | Α | | 2.2 | | 0.4 | | 3.8 | 0.3 | | 3.4 | 0.2 | | 3 | 0.1 | | 2.8 | 113 | | t <sub>PHL</sub> | | | | 2.2 | | 0.4 | | 3.8 | 0.3 | | 3.4 | 0.2 | | 3 | 0.1 | | 2.8 | | | t <sub>PHZ</sub> | DIR | Α | | 3.1 | | 1.3 | | 4.3 | 1.3 | | 4.3 | 1.3 | | 4.3 | 1.3 | | 4.3 | | | t <sub>PLZ</sub> | | DIIX | ^ | | 3.1 | | 1.3 | | 4.3 | 1.3 | | 4.3 | 1.3 | | 4.3 | 1.3 | | 4.3 | | t <sub>PHZ</sub> | DIR | В | | 4 | | 0.7 | | 7.4 | 0.6 | | 6.5 | 0.7 | | 4 | 1.5 | | 4.9 | 115 | | t <sub>PLZ</sub> | DIIX | В | | 4 | | 0.7 | | 7.4 | 0.6 | | 6.5 | 0.7 | | 4 | 1.5 | | 4.9 | | | t <sub>PZH</sub> (1) | DIR | Α | | 6.2 | | | | 11.2 | | | 9.9 | | | 7 | | | 6.7 | | | t <sub>PZL</sub> (1) | DIR A | ^ | | 6.2 | | | | 11.2 | | | 9.9 | | | 7 | | | 6.7 | ne | | t <sub>PZH</sub> <sup>(1)</sup> | DIR | R В | | 5.7 | | | | 8.9 | | | 8.5 | | | 7.2 | | | 6.8 | ns | | t <sub>PZL</sub> (1) | אוטו | ט | | 5.7 | | | | 8.9 | | | 8.5 | | | 7.2 | | | 6.8 | | <sup>(1)</sup> The enable time is a calculated value, derived using the formula shown in the Section 8.1.1 section ## **5.11 Operating Characteristics** $T_A = 25^{\circ}C$ | PARAMETER | | | B-Port Supply Voltage (VCCB) | | | | | | | |---------------------------------|--------------------------------|-------------------------------------|------------------------------|------|------|------|------|------|--| | | | TEST | 1.2V | 1.5V | 1.8V | 2.5V | 3.3V | UNIT | | | | | CONDITIONS | TYP | TYP | TYP | TYP | TYP | | | | C <sub>pdA</sub> (1) | A-port input,<br>B-port output | C <sub>L</sub> = 0pF,<br>f = 10MHz, | 3 | 3 | 3 | 3 | 4 | pF | | | | A-port input,<br>B-port output | $t_r = t_f = 1$ ns | 13 | 13 | 14 | 15 | 15 | · · | | | C <sub>pdB</sub> <sup>(1)</sup> | A-port input,<br>B-port output | C <sub>L</sub> = 0pF,<br>f = 10MHz, | 13 | 13 | 14 | 15 | 15 | pF | | | | A-port input,<br>B-port output | $t_r = t_f = 1$ ns | 3 | 3 | 3 | 3 | 3 | ' | | (1) Power dissipation capacitance per transceiver Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ### 5.12 Typical Characteristics Figure 5-1. Typical Propagation Delay of High-to-Low (A to B) vs Load Capacitance $T_A = 25^{\circ}C$ , $V_{CCA} = 1.2V$ Figure 5-2. Typical Propagation Delay of Low-to-High (A to B) vs Load Capacitance $T_A = 25^{\circ}\text{C}, V_{\text{CCA}} = 1.2\text{V}$ Figure 5-3. Typical Propagation Delay of High-to-Low (A to B) vs Load Capacitance $T_A = 25^{\circ}\text{C}, V_{CCA} = 1.5\text{V}$ Figure 5-4. Typical Propagation Delay of Low-to-High (A to B) vs Load Capacitance $T_A = 25^{\circ}\text{C}, V_{CCA} = 1.5\text{V}$ Figure 5-5. Typical Propagation Delay of High-to-Low (A to B) vs Load Capacitance $T_A = 25^{\circ}C$ , $V_{CCA} = 1.8V$ Figure 5-6. Typical Propagation Delay of Low-to-High (A to B) vs Load Capacitance $T_A = 25^{\circ}C, V_{CCA} = 1.8V$ ## **5.12 Typical Characteristics (continued)** Figure 5-7. Typical Propagation Delay of High-to-Low (A to B) vs Load Capacitance $T_A = 25^{\circ}C$ , $V_{CCA} = 2.5V$ Figure 5-8. Typical Propagation Delay of Low-to-High (A to B) vs Load Capacitance $T_A = 25^{\circ}C, V_{CCA} = 2.5V$ Figure 5-9. Typical Propagation Delay of High-to-Low (A to B) vs Load Capacitance $T_A = 25^{\circ}\text{C}$ , $V_{CCA} = 3.3\text{V}$ Figure 5-10. Typical Propagation Delay of Low-to-High (A to B) vs Load Capacitance $T_A = 25^{\circ}\text{C}, \, V_{CCA} = 3.3\text{V}$ Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ### **6 Parameter Measurement Information** | TEST | S1 | |------------------------------------|----------------------| | t <sub>pd</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | 2 × V <sub>CCO</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | **LOAD CIRCUIT** | V <sub>CCO</sub> | CL | R <sub>L</sub> | V <sub>TP</sub> | |------------------|-------|----------------|-----------------| | 1.2 V | 15 pF | 2 kW | 0.1 V | | 1.5 V ± 0.1 V | 15 pF | 2 kW | 0.1 V | | 1.8 V ± 0.15 V | 15 pF | 2 kW | 0.15 V | | $2.5~V\pm0.2~V$ | 15 pF | 2 kW | 0.15 V | | $3.3~V\pm0.3~V$ | 15 pF | 2 kW | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, Z<sub>O</sub> = 50 W, dv/dt ≥ 1 V/ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - $\begin{array}{ll} \text{G.} & t_{PLH} \text{ and } t_{PHL} \text{ are the same as } t_{pd}. \\ \text{H.} & V_{CCI} \text{ is the } V_{CC} \text{ associated with the input port.} \end{array}$ - I. $V_{CCO}$ is the $V_{CC}$ associated with the output port. Figure 6-1. Load Circuit and Voltage Waveforms ## 7 Detailed Description #### 7.1 Overview The SN74AVC1T45 is a single-bit, dual-supply, noninverting voltage level translation device. $V_{CCA}$ supports pin A and the direction control pin, and $V_{CCB}$ supports pin B. The A port can accept I/O voltages ranging from 1.2V to 3.6V, while the B port can accept I/O voltages from 1.2V to 3.6V. The high on DIR allows data transmission from A to B and a low on DIR allows data transmission from B to A. ## 7.2 Functional Block Diagram ## 7.3 Feature Description ### 7.3.1 Fully Configurable The fully configurable dual-rail design allows each port to operate over the full 1.2V to 3.6V power-supply range. Both $V_{CCA}$ and $V_{CCB}$ can be supplied at any voltage between 1.2V and 3.6V making the device an excellent choice for translating between any of the voltage nodes (1.2V, 1.8V, 2.5V, and 3.3V). #### 7.3.2 Support High-Speed Translation SN74AVC1T45 can support high data-rate application. The translated signal data rate can be up to 500Mbps when signal is translated from 1.8V to 3.3V. ### 7.3.3 I<sub>off</sub> Supports Partial-Power-Down Mode Operation loff will prevent backflow current by disabling I/O output circuits when device is in partial-power-down mode. ## 7.4 Device Functional Modes Table 7-1. Function Table | INPUT<br>DIR <sup>(1)</sup> | OPERATION | |-----------------------------|-----------------| | L | B data to A bus | | н | A data to B bus | (1) Input circuits of the data I/Os always are active. ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 8.1 Application Information The SN74AVC1T45 device can be used in level-translation applications for interfacing devices or systems operating at different interface voltages with one another. The maximum data rate can be up to 500Mbps when device translate signal from 1.8V to 3.3V. #### 8.1.1 Enable Times Calculate the enable times for the SN74AVC1T45 using the following formulas: - t<sub>PZH</sub> (DIR to A) = t<sub>PLZ</sub> (DIR to B) + t<sub>PLH</sub> (B to A) - $t_{PZL}$ (DIR to A) = $t_{PHZ}$ (DIR to B) + $t_{PHL}$ (B to A) - $t_{PZH}$ (DIR to B) = $t_{PLZ}$ (DIR to A) + $t_{PLH}$ (A to B) - $t_{PZL}$ (DIR to B) = $t_{PHZ}$ (DIR to A) + $t_{PHL}$ (A to B) In a bidirectional application, these enable times provide the maximum delay from the time the DIR bit is switched until an output is expected. For example, if the SN74AVC1T45 initially is transmitting from A to B, then the DIR bit is switched; the B port of the device must be disabled before presenting it with an input. After the B port has been disabled, an input signal applied to it appears on the corresponding A port after the specified propagation delay. ## 8.2 Typical Applications ### 8.2.1 Unidirectional Logic Level-Shifting Application Figure 8-1 shows an example of the SN74AVC1T45 being used in a unidirectional logic level-shifting application. Figure 8-1. Unidirectional Logic Level-Shifting Application | PIN | NAME | FUNCTION | DESCRIPTION | | | | | |-----|------------------|------------------|------------------------------------------------------------|--|--|--|--| | 1 | V <sub>CCA</sub> | V <sub>CC1</sub> | SYSTEM-1 supply voltage (1.2V to 3.6V) | | | | | | 2 | GND | GND | Device GND | | | | | | 3 | A | OUT | Output level depends on V <sub>CC1</sub> voltage. | | | | | | 4 | В | IN | Input threshold value depends on V <sub>CC2</sub> voltage. | | | | | | 5 | DIR | DIR | GND (low level) determines B-port to A-port direction. | | | | | | 6 | V <sub>CCB</sub> | V <sub>CC2</sub> | SYSTEM-2 supply voltage (1.2V to 3.6V) | | | | | Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback #### 8.2.1.1 Design Requirements For this design example, use the parameters listed in Table 8-1. **Table 8-1. Design Parameters** | DESIGN PARAMETERS | EXAMPLE VALUES | |----------------------|----------------| | Input voltage range | 1.2V to 3.6V | | Output voltage range | 1.2V to 3.6V | ### 8.2.1.2 Detailed Design Procedure To begin the design process, determine the following: - Input voltage range - Use the supply voltage of the device that is driving the SN74AVC1T45 device to determine the input voltage range. For a valid logic-high, the value must exceed the VIH of the input port. For a valid logic low the value must be less than the VIL of the input port. - Output voltage range - Use the supply voltage of the device that the SN74AVC1T45 device is driving to determine the output voltage range. #### 8.2.1.3 Application Curve Figure 8-2. Translation Up (1.2V to 3.3V) at 2.5MHz Product Folder Links: SN74AVC1T45 Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ## 8.2.2 Bidirectional Logic Level-Shifting Application Figure 8-3 shows the SN74AVC1T45 being used in a bidirectional logic level-shifting application. Because the SN74AVC1T45 does not have an output-enable (OE) pin, the system designer should take precautions to avoid bus contention between SYSTEM-1 and SYSTEM-2 when changing directions. Figure 8-3. Bidirectional Logic Level-Shifting Application The following table provides data transmission from SYSTEM-1 to SYSTEM-2 and then from SYSTEM-2 to SYSTEM-1. Table 8-2. Data Transmission: SYSTEM-1 and SYSTEM-2 | STATE | DIR CTRL | I/O-1 | I/O-2 | DESCRIPTION | |-------|----------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Н | Out | In | SYSTEM-1 data to SYSTEM-2 | | 2 | Н | Hi-Z | Hi-Z | SYSTEM-2 is getting ready to send data to SYSTEM-1. I/O-1 and I/O-2 are disabled. The bus-line state depends on pullup or pulldown. <sup>(1)</sup> | | 3 | L | Hi-Z | Hi-Z | DIR bit is flipped. I/O-1 and I/O-2 still are disabled. The bus-line state depends on pullup or pulldown. <sup>(1)</sup> | | 4 | L | In | Out | SYSTEM-2 data to SYSTEM-1 | <sup>(1)</sup> SYSTEM-1 and SYSTEM-2 must use the same conditions (for example, both pullup or both pulldown). #### 8.2.2.1 Design Requirements Refer to Section 8.2.1.1. #### 8.2.2.2 Detailed Design Procedure Refer to Section 8.2.1.2. #### 8.2.2.3 Application Curve Figure 8-4. Translation Up (1.2V to 3.3V) at 2.5MHz ### 8.3 Power Supply Recommendations The SN74AVC1T45 device uses two separate configurable power-supply rails, V<sub>CCA</sub> and V<sub>CCB</sub>. V<sub>CCA</sub> accepts any supply voltage from 1.2V to 3.6V, and V<sub>CCB</sub> accepts any supply voltage from 1.2V to 3.6V. The A port and B port are designed to track V<sub>CCA</sub> and V<sub>CCB</sub> respectively allowing for low-voltage, bidirectional translation between any of the 1.2V, 1.5 -V, 1.8V, and 3.3V voltage nodes. ### 8.3.1 Power-Up Considerations A proper power-up sequence always should be followed to avoid excessive supply current, bus contention, oscillations, or other anomalies. To guard against such power-up problems, take the following precautions: - 1. Connect ground before any supply voltage is applied. - 2. Power up V<sub>CCA</sub>. - 3. V<sub>CCB</sub> can be ramped up along with or after V<sub>CCA</sub>. Table 8-3. Typical Total Static Power Consumption (I<sub>CCA</sub> + I<sub>CCB</sub>) | V <sub>CCB</sub> | V <sub>CCA</sub> | | | | | | | | | |------------------|------------------|------|------|------|------|------|------|--|--| | ▼ CCB | 0V | 1.2V | 1.5V | 1.8V | 2.5V | 3.3V | UNIT | | | | 0V | 0 | <0.5 | <0.5 | <0.5 | <0.5 | <0.5 | | | | | 1.2V | <0.5 | <1 | <1 | <1 | <1 | 1 | | | | | 1.5V | <0.5 | <1 | <1 | <1 | <1 | 1 | | | | | 1.8V | <0.5 | <1 | <1 | <1 | <1 | <1 | μA | | | | 2.5V | <0.5 | 1 | <1 | <1 | <1 | <1 | | | | | 3.3V | <0.5 | 1 | <1 | <1 | <1 | <1 | | | | #### 8.4 Layout #### 8.4.1 Layout Guidelines For device reliability, it is recommended to follow common printed-circuit board layout guidelines such as follows: - Bypass capacitors should be used on power supplies. - Short trace lengths should be used to avoid excessive loading. - Placing pads on the signal paths for loading capacitors or pullup resistors to help adjust rise and fall times of signals depending on the system requirements. Product Folder Links: SN74AVC1T45 ## 8.4.2 Layout Example Figure 8-5. PCB Layout Example ## 9 Device and Documentation Support ## 9.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 9.2 Support Resources TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.3 Trademarks NanoFree<sup>™</sup> is a trademark of Texas Instruments. TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 9.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 9.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision J (August 2024) to Revision K (February 2025) | Page | |--------------------------------------------------------------------------------------------------------------|----------| | Updated DCK and DBV Thermal Information | 8 | | Changes from Revision I (March 2024) to Revision J (August 2024) | Page | | Updated Thermal Metrics | 8 | | Changes from Revision H (October 2014) to Revision I (March 2024) | Page | | <ul> <li>Updated the numbering format for tables, figures, and cross-references throughout the do</li> </ul> | ocument1 | | Updated the package information table to include package lead size | | | Changes from Revision G (January 2008) to Revision H (October 2014) | Page | | Added Pin Configuration and Functions section FSD Ratings table Feature Descriptions | | Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section \_\_\_\_\_\_1 Product Folder Links: SN74AVC1T45 ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback www.ti.com 18-Jun-2025 ## **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------------------| | SN74AVC1T45DBVR | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | (DT1F, DT1R)<br>(DT1H, DT1P) | | SN74AVC1T45DBVR.A | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | (DT1F, DT1R)<br>(DT1H, DT1P) | | SN74AVC1T45DBVR.B | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | (DT1F, DT1R)<br>(DT1H, DT1P) | | SN74AVC1T45DBVRE4 | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (DT1F, DT1R)<br>(DT1H, DT1P) | | SN74AVC1T45DBVRE4.A | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (DT1F, DT1R)<br>(DT1H, DT1P) | | SN74AVC1T45DBVRE4.B | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (DT1F, DT1R)<br>(DT1H, DT1P) | | SN74AVC1T45DBVRG4 | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (DT1F, DT1R)<br>(DT1H, DT1P) | | SN74AVC1T45DBVRG4.A | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (DT1F, DT1R)<br>(DT1H, DT1P) | | SN74AVC1T45DBVRG4.B | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (DT1F, DT1R)<br>(DT1H, DT1P) | | SN74AVC1T45DBVT | Active | Production | SOT-23 (DBV) 6 | 250 SMALL T&R | Yes | Call TI Nipdau | Level-1-260C-UNLIM | -40 to 85 | DT1R<br>DT1H | | SN74AVC1T45DBVT.B | Active | Production | SOT-23 (DBV) 6 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DT1R<br>DT1H | | SN74AVC1T45DBVTE4 | Active | Production | SOT-23 (DBV) 6 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DT1R<br>DT1H | | SN74AVC1T45DCKR | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | (TCF, TCR)<br>(TCH, TCP) | | SN74AVC1T45DCKR.A | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | (TCF, TCR)<br>(TCH, TCP) | | SN74AVC1T45DCKR.B | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | (TCF, TCR)<br>(TCH, TCP) | | SN74AVC1T45DCKRE4 | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (TCF, TCR)<br>(TCH, TCP) | 18-Jun-2025 www.ti.com | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------------------| | SN74AVC1T45DCKRE4.A | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (TCF, TCR)<br>(TCH, TCP) | | SN74AVC1T45DCKRE4.B | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (TCF, TCR)<br>(TCH, TCP) | | SN74AVC1T45DCKRG4 | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (TCF, TCR)<br>(TCH, TCP) | | SN74AVC1T45DCKRG4.A | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (TCF, TCR)<br>(TCH, TCP) | | SN74AVC1T45DCKRG4.B | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (TCF, TCR)<br>(TCH, TCP) | | SN74AVC1T45DCKT | Active | Production | SC70 (DCK) 6 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (TCF, TCR)<br>(TCH, TCP) | | SN74AVC1T45DCKT.B | Active | Production | SC70 (DCK) 6 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (TCF, TCR)<br>(TCH, TCP) | | SN74AVC1T45DCKTG4 | Active | Production | SC70 (DCK) 6 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (TCF, TCR)<br>(TCH, TCP) | | SN74AVC1T45DRLR | Active | Production | SOT-5X3 (DRL) 6 | 4000 LARGE T&R | Yes | NIPDAU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | (1JW, TCR)<br>TCH | | SN74AVC1T45DRLR.A | Active | Production | SOT-5X3 (DRL) 6 | 4000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (1JW, TCR)<br>TCH | | SN74AVC1T45DRLR.B | Active | Production | SOT-5X3 (DRL) 6 | 4000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (1JW, TCR)<br>TCH | | SN74AVC1T45DRLRG4 | Active | Production | SOT-5X3 (DRL) 6 | 4000 LARGE T&R | Yes | NIPDAU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | (1JW, TCR)<br>TCH | | SN74AVC1T45DRLRG4.A | Active | Production | SOT-5X3 (DRL) 6 | 4000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (1JW, TCR)<br>TCH | | SN74AVC1T45DRLRG4.B | Active | Production | SOT-5X3 (DRL) 6 | 4000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (1JW, TCR)<br>TCH | | SN74AVC1T45YZPR | Active | Production | DSBGA (YZP) 6 | 3000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | (TC2, TCN) | | SN74AVC1T45YZPR.B | Active | Production | DSBGA (YZP) 6 | 3000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | (TC2, TCN) | <sup>(1)</sup> Status: For more details on status, see our product life cycle. ## PACKAGE OPTION ADDENDUM www.ti.com 18-Jun-2025 (2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74AVC1T45: Automotive: SN74AVC1T45-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects www.ti.com 8-Aug-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter | | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|------|------|------------------|---------|------------|------------|------------|------------|-----------|------------------| | | | | | | (mm) | W1 (mm) | | | | | | | | SN74AVC1T45DBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74AVC1T45DBVRE4 | SOT-23 | DBV | 6 | 3000 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74AVC1T45DBVRG4 | SOT-23 | DBV | 6 | 3000 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74AVC1T45DBVT | SOT-23 | DBV | 6 | 250 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74AVC1T45DCKR | SC70 | DCK | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | SN74AVC1T45DCKR | SC70 | DCK | 6 | 3000 | 180.0 | 8.4 | 2.41 | 2.41 | 1.2 | 4.0 | 8.0 | Q3 | | SN74AVC1T45DCKRE4 | SC70 | DCK | 6 | 3000 | 180.0 | 8.4 | 2.41 | 2.41 | 1.2 | 4.0 | 8.0 | Q3 | | SN74AVC1T45DCKRG4 | SC70 | DCK | 6 | 3000 | 180.0 | 8.4 | 2.41 | 2.41 | 1.2 | 4.0 | 8.0 | Q3 | | SN74AVC1T45DCKT | SC70 | DCK | 6 | 250 | 180.0 | 8.4 | 2.41 | 2.41 | 1.2 | 4.0 | 8.0 | Q3 | | SN74AVC1T45DRLR | SOT-5X3 | DRL | 6 | 4000 | 180.0 | 8.4 | 1.98 | 1.78 | 0.69 | 4.0 | 8.0 | Q3 | | SN74AVC1T45DRLR | SOT-5X3 | DRL | 6 | 4000 | 180.0 | 8.4 | 2.0 | 1.8 | 0.75 | 4.0 | 8.0 | Q3 | | SN74AVC1T45DRLRG4 | SOT-5X3 | DRL | 6 | 4000 | 180.0 | 8.4 | 2.0 | 1.8 | 0.75 | 4.0 | 8.0 | Q3 | | SN74AVC1T45YZPR | DSBGA | YZP | 6 | 3000 | 178.0 | 9.2 | 1.02 | 1.52 | 0.63 | 4.0 | 8.0 | Q1 | www.ti.com 8-Aug-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74AVC1T45DBVR | SOT-23 | DBV | 6 | 3000 | 202.0 | 201.0 | 28.0 | | SN74AVC1T45DBVRE4 | SOT-23 | DBV | 6 | 3000 | 202.0 | 201.0 | 28.0 | | SN74AVC1T45DBVRG4 | SOT-23 | DBV | 6 | 3000 | 202.0 | 201.0 | 28.0 | | SN74AVC1T45DBVT | SOT-23 | DBV | 6 | 250 | 202.0 | 201.0 | 28.0 | | SN74AVC1T45DCKR | SC70 | DCK | 6 | 3000 | 210.0 | 185.0 | 35.0 | | SN74AVC1T45DCKR | SC70 | DCK | 6 | 3000 | 202.0 | 201.0 | 28.0 | | SN74AVC1T45DCKRE4 | SC70 | DCK | 6 | 3000 | 202.0 | 201.0 | 28.0 | | SN74AVC1T45DCKRG4 | SC70 | DCK | 6 | 3000 | 202.0 | 201.0 | 28.0 | | SN74AVC1T45DCKT | SC70 | DCK | 6 | 250 | 202.0 | 201.0 | 28.0 | | SN74AVC1T45DRLR | SOT-5X3 | DRL | 6 | 4000 | 202.0 | 201.0 | 28.0 | | SN74AVC1T45DRLR | SOT-5X3 | DRL | 6 | 4000 | 210.0 | 185.0 | 35.0 | | SN74AVC1T45DRLRG4 | SOT-5X3 | DRL | 6 | 4000 | 210.0 | 185.0 | 35.0 | | SN74AVC1T45YZPR | DSBGA | YZP | 6 | 3000 | 220.0 | 220.0 | 35.0 | PLASTIC SMALL OUTLINE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-293 Variation UAAD PLASTIC SMALL OUTLINE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria. PLASTIC SMALL OUTLINE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. - 5. Refernce JEDEC MO-178. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. DIE SIZE BALL GRID ARRAY #### NOTES: NanoFree Is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. NanoFree<sup>™</sup> package configuration. DIE SIZE BALL GRID ARRAY NOTES: (continued) Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SBVA017 (www.ti.com/lit/sbva017). DIE SIZE BALL GRID ARRAY NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. 4. Falls within JEDEC MO-203 variation AB. NOTES: (continued) 5. Publication IPC-7351 may have alternate designs. 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated